DataSheet.in

IDT71V509 डेटा पत्रक PDF( Datasheet डाउनलोड )


डेटा पत्रक - 128K x 8 3.3V SYNCHRONOUS SRAM WITH ZBTO AND FLOW-THROUGH OUTPUT - Integrated Device Technology

भाग संख्या IDT71V509
समारोह 128K x 8 3.3V SYNCHRONOUS SRAM WITH ZBTO AND FLOW-THROUGH OUTPUT
मैन्युफैक्चरर्स Integrated Device Technology 
लोगो Integrated Device Technology लोगो 
पूर्व दर्शन
1 Page
		
<?=IDT71V509?> डेटा पत्रक पीडीएफ

IDT71V509 pdf
IDT71V509
128K x 8 3.3V SYNCHRONOUS SRAM WITH ZBTAND FLOW-THROUGH OUTPUT
PIN CONFIGURATION
COMMERCIAL TEMPERATURE RANGE
A0
A1
A2
VSS
I/O7
I/O6
VDD
I/O5
I/O4
OE
VDD
VSS
VSS
I/O3
I/O2
VDD
I/O1
I/O0
VSS
NC (2)
A3
A4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
SO44-1
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
NC (4)
A16
A15
A14
A13
A12
A11
WE
VDD(5)
CLK
VSS
VDD
NC (1)
CS
CEN
A10
A9
A8
A7
A6
A5
NC(3)
Notes:
1. Pin 32: Future control input
2. Pin 20: Future I/O8
3. Pin 23: Future A17
4. Pin 44: Future A18
5. Pin 36 does not need to be connected directly to VDD, as long as it is VIH.
TOP VIEW
3618 drw 02
PIN DEFINITIONS(1)
Symbol
Pin Function
A0-A16
Address Inputs
CLK
CEN
Clock
Clock Enable
I/O
I
I
I
CS
Chip Select
I
WE
Write Enable
I
OE
Output Enable
I
I/O0-I/O7 Data Input/Output I/O
VDD
VSS
Power Supply
Ground
N/A
N/A
Active
N/A
N/A
LOW
LOW
LOW
LOW
N/A
N/A
N/A
Description
Synchronous Address inputs. The address is registered on every rising edge
of CLK if CEN and CS are both low.
The clock input. Except for OE, all input and output timing references for the
device are with respect to the rising edge of CLK.
Synchronous clock enable input. When CEN is sampled high, the other
synchronous inputs are ignored, and outputs remain unchanged. When CEN
is sampled low, the IDT71V509 operates normally.
Synchronous chip select input. When CS is sampled low, the device operates
normally. When CS is sampled high, no read or write operation is initiated,
and the I/O bus is tri-stated the next cycle. CS is ignored if CEN is high at
the same rising edge of CLK.
Synchronous write enable. If WE is sampled low, a write is initiated at the
address that is registered at that time. If WE is sampled high, a read is initiated
at the address that is registered at that time. WE is ignored when either CEN
or CS is sampled high.
Asynchronous output enable. When OE is high, the I/O bus goes high
impedance. OE must be low to read data from the IDT71V509.
Synchronous data input/output (I/O) pins. Both the data input path and data
output path are registered and triggered by the rising edge of CLK.
3.3V power supply pins.
Ground pins.
11.3 2

विन्यास 9 पेज
डाउनलोड[ IDT71V509 Datasheet.PDF ]


शेयर लिंक


अनुशंसा डेटापत्रक

भाग संख्याविवरणविनिर्माण
IDT71V509128K x 8 3.3V SYNCHRONOUS SRAM WITH ZBTO AND FLOW-THROUGH OUTPUTIntegrated Device Technology
Integrated Device Technology


भाग संख्याविवरणविनिर्माण
30L120CTSchottky RectifierPFC Device
PFC Device
AT28C010-12DKSpace 1-MBit (128K x 8) Paged Parallel EEPROMATMEL
ATMEL
B20NM50FDN-CHANNEL POWER MOSFETSTMicroelectronics
STMicroelectronics
D8442SD844SavantIC
SavantIC
FAE391-A20AM/FM Automotive Electronic TunerMitsumi
Mitsumi


Index : 0  1  2  3  4  5  6  7  8  9  A  B  C  D  E  F  G  H  I  J  K  L  M  N  O  P  Q  R  S  T  U  V  W  X  Y  Z



www.DataSheet.in    |   2017   |  संपर्क   |   खोज     |   English